화학공학소재연구정보센터
Solid-State Electronics, Vol.101, 85-89, 2014
Parametric amplifier based dynamic clocked comparator
The dynamic clocked comparator using a parametric amplifier is proposed and designed using a concept of the charge transfer amplification (CTA). A low gain (5 V/V) reverse discrete-time parametric amplifier (RDTPA) was used as a pre-amplifier stage of the proposed comparator. The level shifter scheme to nullify an input common-mode voltage (V-CMI) shows minimal deviation for varying process corners. The complete design including the latch and the RDTPA is designed and fabricated in an STMicroelectronics 32 nm CMOS technology with the supply voltage of 1 V and a sampling frequency of 50 MHz. The fabricated chip results show 7 mV of an input offset voltage, 120 mu W of power consumption and 2.4 pJ of energy per comparison. (C) 2014 Elsevier Ltd. All rights reserved.