Solid-State Electronics, Vol.53, No.10, 1112-1115, 2009
Optimum location of silicide/Si interface in ultra-thin body SOI MOSFETs with recessed and elevated silicide source/drain contact structure
Optimization of the series resistance of silicide contact structure in ultra-thin body (UTB) silicon-on-insulator (SOI) MOSFET with elevated source/drain (S/D) is examined through theoretical analysis and 2-dimensional simulation. It is found that the optimum silicide/Si interface position, which exhibits lowest parasitic series resistance, can be located at inside of 501 layer under the surface as the effective contact length is scaled down further below 100 nm regime. The closed-form analytical expressions derived from modified transmission line model principle provide a guideline for optimum design of silicide thickness and contact parameters in self-aligned silicide technology. (C) 2009 Elsevier Ltd. All rights reserved.
Keywords:CMOS;Series resistance;Ultra-thin body (UTB);Silicon-on-insulator (SOI);Elevated source/drain;Transmission line model;Specific contact resistivity