화학공학소재연구정보센터
학회 한국재료학회
학술대회 2019년 가을 (10/30 ~ 11/01, 삼척 쏠비치 호텔&리조트)
권호 25권 2호
발표분야 특별심포지엄4. 신개념 광/전자소재의 응용 심포지엄-오거나이저:김연상(서울대)
제목 All-Inkjet-Printed Vertical Heterostructure for Wafer-Scale Electronics
초록 In this study, we fabricated an array of all-inkjet-printed vertical Schottky barrier (SB) transistors and various logic gates on a large-area substrate. All of the electronic components, including the indium−gallium−zinc−oxide (IGZO) semiconductor, reduced graphene oxide (rGO), and indium−tin−oxide (ITO) electrodes, and the ion-gel gate dielectric, were directly and uniformly printed onto a 4 in. wafer. The vertical SB transistors had a vertically stacked structure, with the inkjet-printed IGZO semiconductor layer placed between the rGO source electrode and the ITO drain electrode. The ion-gel gate dielectric was also inkjet-printed in a coplanar gate geometry. The channel current was controlled by adjusting the SB height at the rGO/IGZO heterojunction under application of an external gate voltage. The high intrinsic capacitance of the ion-gel gate dielectric facilitated modulation of the SB height at the source/channel heterojunction to around 0.5 eV at a gate voltage lower than 2 V. The resulting vertical SB transistors exhibited a high current density of 2.0 A·cm−2, a high on−off current ratio of 106, and excellent operational and environmental stabilities. The simple device structure of the vertical SB transistors was beneficial for the fabrication of all-inkjet-printed low-power logic circuits such as the NOT, NAND, and NOR gates on a large-area substrate.
저자 조정호
소속 연세대
키워드 inkjet printing; reduced graphene oxide; Schottky barrier; vertical transistor; heterostructure; work-function tunability
E-Mail